## DISSERTATION REPORT

on

# DESIGN AND ANALYSIS OF LOW VOLTAGE HIGH SPEED DOUBLE TAIL COMPARATOR 

Submitted in
partial fulfilment for the degree of Master of Technology in Very-Large-Scale Integration
to


Supervisor:
Dr.C.Periasamy
Assistant Professor

Submitted by:
Ansh Agrawal 2015PEV5342

# Department of Electronics and Communication Engineering MALAVIYA NATIONAL INSTITUTE OF TECHNOLOGY, JAIPUR JULY-2017 

© Malaviya National Institute of Technology Jaipur, 2017. All rights reserve


# Malaviya National Institute of Technology, Jaipur 

Department of Electronics and Communication Engineering

## CERTIFICATE

This is to certify that the dissertation report entitled "Design and analysis of Low Voltage High Speed Double Tail Comparator" composed by Ansh Agrawal (2015PEV5342), in the partial fulfilment of the degree master of technology in Very-Large-Scale Integration of Malaviya National Institute of Technology Jaipur, is the work completed by him under my supervision, hence approved for submission during academic session 2015-2017. The contents of this dissertation report, in full or in parts, have not been submitted to any other Institute or University for the award of any degree or diploma.

## Place: Jaipur

## Date:

## C. Periasamy

## Assistant Professor

Dept. of Electronics and Communication
Malaviya National Institute of Technology
Jaipur, India

## DECLARATION

I, Ansh Agrawal, declare that this dissertation titled, "Design and Analysis of Low Voltage High Speed Double Tail Comparator" and the work presented in it is my own.

I confirm that:
$\checkmark$ This work is done towards the partial fulfilment of the degree of "Master of Technology" at MNIT, Jaipur.
$\checkmark$ Where any part of this dissertation has previously been submitted for a degree or any other qualification at M.N.I.T. Jaipur or any other institution, this has been clearly stated.
$\checkmark$ Where I have consulted the published work of others, this is always clearly attributed.
$\checkmark$ Where I have quoted from the work of others, the source is always given. With the exception of such quotations, this Dissertation is entirely my own work.
$\checkmark$ I have acknowledged all main sources of help.

Date:

## ACKNOWLEDGEMENT

I would like to convey my sincere thanks to Dr. C. Periasamy, Assistant Professor, for his keen interest in guiding me on such a progressive topic with his great dedication, expertise and knowledge throughout the process of this research. Without his support and timely guidance, the completion of this project would have seemed a farfetched dream. He has guided me not only with the subject matter, but also taught me the proper style and techniques of working.

I am also thankful to Dr. Chitrakant Sahu, Asst. Professor, for his co-operation and help rendered in numerous ways for the successful completion of this research and allowing me to work on this topic and providing me all possible support.

I thank all Technical, Non-Technical Staff of the Laboratory as well as office of Electronics and Communication Engineering Department MNIT, Jaipur for supporting and encouraging me throughout the research work.

Lastly, I would like to thank my parents who gave me encouragement and support all the way.


#### Abstract

As today's world has become smart i.e. digitalization has been spreading rapidly, there is a need for ultra- high speed ,low power and area efficient analog -to-digital converters(ADCs).This is pushing towards the use of clocked regenerative comparator to enhance the speed and power efficiency. This paper presents, a dynamic double tail comparator with positive feed-back for latch regeneration has been designed with high-speed. Idea behind this design of CMOS comparator is to increase the latch regeneration speed by increasing the voltages of intermediate stages. For this purpose, two control transistors ( Mc 1 and Mc 2 ) are added to the first stage in a cross-coupled manner. The results were simulated in Hspice 180nm, 90 nm and 45 nm technology. The modified comparator shows significant reduction in power dissipation and delay compared to the other dynamic comparators. The average power of proposed comparator in 45 nm technology is reduced by $67.28 \%$ than at 90 nm technology due to the decrease in channel length of the transistors. The delay of proposed comparator is reduced by $15.70 \%$ in compare to the double tail dynamic latch comparator in 90 nm technology. Thus, the proposed transistor is energy efficient when compared to other topologies at $45 \mathrm{~nm}, 90 \mathrm{~nm}$ and 180 nm technologies.


Index Terms- Clocked regenerative comparators, Conventional Single tail dynamic comparator, Conventional double tail dynamic comparator, Flash ADC, Pre-amplifier based comparator.

## CONTENTS

Acknowledgements ..... 5
Abstract ..... 6
Contents ..... 7
List of Figures and Tables ..... 8
Chapter 1: Introduction ..... 9
1.1 Motivation ..... 9
1.2 Thesis Organization ..... 11
Chapter 2: Literature Review ..... 12
2.1 Voltage Comparator ..... 12
2.2 Comparator Architectures ..... 13
2.2.1 Open-Loop Comparators ..... 13
2.2.2 Pre-amplifier Based Latched Comparators ..... 14
2.2.3 Clocked regenerative comparator Comparators ..... 16
2.2.3.1. Conventional dynamic comparator ..... 16
2.2.3.2. Double-Tail Dynamic Comparators ..... 19
Chapter 3: Proposed Dynamic Latched Comparator ..... 21
3.1 Operation Principles of Proposed Comparator ..... 21
3.2 Modified Proposed Comparator ..... 22
Chapter 4: Simulation Results ..... 24
Chapter 5: Conclusions ..... 32
References ..... 33
Appendix A: Model files ..... 36
Appendix B: HSPICE Netlist Files for Simulated Comparator Circuits ..... 40

## LIST OF FIGURES AND TABLES

Figure 1 Typical block diagram of a high-speed (dynamic) voltage comparator
Figure 2 Comparator (a) Circuit symbol, (b) Ideal voltage transfer curve (VTC), and (c)
Practical voltage transfer curve.
Figure 3 (a) Two-stage open-loop comparator (b) Push-pull output open-loop comparator
Figure 4 (a) A static latched comparator (b) A class-AB latched comparator
Figure 5 (a) Conventional dynamic comparator [3] (b) Flow chart
Figure 6 (a) Double tail dynamic comparator [3] (b) Flow chart
Figure 7 (a) Proposed comparator [3] (b) Flow chart
Figure 8 Modified comparator [3]
Figure 9 Transient analysis of comparators ( 180 nm ) for $\Delta \mathrm{Vin}=10 \mathrm{mv}, V_{c m}=0.7 \mathrm{~V}$ and $V_{D D}=1 \mathrm{~V}$ (a)
Modified comparator (b) Proposed comparator (c) Double tail dynamic comparator (d) Single tail dynamic comparator

Figure 10 Transient analysis of comparators $(90 \mathrm{~nm})$ for $\Delta \mathrm{Vin}=10 \mathrm{mv}, V_{c m}=0.7 \mathrm{~V}$ and $V_{D D}=1 \mathrm{~V}$ (a)
Modified comparator (b) Double tail comparator (c) Single tail dynamic comparator
Figure 11 Transient analysis of comparators ( 45 nm ) for $\Delta \mathrm{Vin}=10 \mathrm{mv}, V_{c m}=0.7 \mathrm{~V}$ and $V_{D D}=1 \mathrm{~V}$ (a) Modified comparator (b) Double tail comparator (c) Single tail dynamic comparator

Figure 12 Delay of comparator topologies
Figure 13 Power of comparator topologies
Figure 14 Power delay product of comparator topologies
Figure 15 Variations of delay of comparators with $\Delta V_{i n}$
Figure 16 Variations of delay of comparators with $V_{c m}$
Table 1 Performance Comparison table 1

## Chapter 1

## Introduction

### 1.1 Motivation

As we know that in most of the analog-to-digital converters (ADCs), Comparator is one of the fundamental building block. Due to requirement of comparators, which are having good speed and consumes less power ,in many high speed ADCs such as flash type ADCs, CMOS clocked regenerative comparator are very useful. These comparator have less power dissipation, high speed, high input impendence and rail to rail output swing. To change a input voltage difference of small order to a full scale digital level, these comparator make use of positive feedback mechanism, in which two inverters are connected back-to-back, also called latch, to enhance the latch regeneration time.
However, due to device mismatching for example difference in threshold voltage $\mathrm{V}_{\text {th }}$, current gain factor $\beta$ and parasitic and output load capacitance, an input-referred latch offset voltage (hence offset voltage) limits the accuracy of these comparators [5], [6]. Being this reason, one of the important parameter for the designing of latched comparator is offset voltage. In order to minimize mismatch, larger devices can be used in latching stage but it increases the power dissipation as well as delay. More practically, if we use a cross coupled inverters (i.e. latch) after the pre amplifier stage, the offset voltage can be minimize. Figure 1 shows this type of configuration. It is able to amplify a difference of small order in input voltage to a voltage which is enough to minimize the latch offset voltage [11].

Due the fact that the supply voltage in the modern CMOS technology is scaled but the threshold voltage is not scaled at the same pace, comparator of good speed in ultra-deep sub-micrometer CMOS technology suffer from low supply voltages[3]. So to design high speed comparator at low supply voltage is a challenging task. In other words, for a particular technology, to enhance the speed, transistor of larger size are required in order to compensate the reduction of supply voltage, On the other hand it also implies that we need more area of the die and power.


Figure 1: Typical block diagram of a high-speed voltage comparator [30]
In the literature, various kinds of CMOS comparators can be found. These comparators can be classified into three category namely: Open-loop Comparators (op-amps without compensation), Pre-amplifier Based Latched Comparators and Clocked regenerative Comparator. In this paper, different types of clocked regenerative comparator topology will be fully analyzed along with their pros and cons and also their operating principles and experimental results of the speed and power consumption will be discussed.

### 1.2 Thesis Organization

A new dynamic latched comparator is discussed in this thesis which gives high speed and low power compare to conventional double tail and single tail dynamic latched comparators. The other parts of this thesis are organized as follows. Chapter 2 reviews the important features of a voltage comparators, and also different types of voltage comparator are introduces. Chapter 3 explains the operation principles of each comparator and compares them in terms of speed and power consumption. Chapter 4 presents simulation results and conclusion. Chapter 5.Models files for 180nm and 45 nm technology and HSPICE netlist files for each comparator circuit are attached in the Appendix.

## Chapter 2

## Literature Review

Important features of a voltage comparator will be reviewed in this chapter. In addition, a different kind of comparator architectures will be reviewed after classifying them into three: Open-loop Comparator, Pre-amplifier Based Latched comparator, and Clocked Regenerative Comparator. Especially, the clock regenerative comparators will be discussed in detail.

### 2.1 Voltage Comparator

Basically a comparator is used to compare an analog signal with a reference or any other analog signal. Based on the comparison it gives a binary output (logic "0" or logic "1").Distribution of voltage over a large no of comparator is easier than the distribution of current, most of the converters employ comparison of voltage[9]. A voltage comparator is nothing but a 1-bit analog-to-digital-converter (ADC).

Symbolic representation along with the ideal and practical voltage transfer curves of a voltage comparator are shown in Figure 2. In this Figure 2 (b), output is $\mathrm{V}_{\mathrm{OH}}$ (logic level high " 1 " $=\mathrm{V}_{\mathrm{DD}}$ ) when Vinp - Vinn- > +ve(>0) Otherwise its outputs is Vol (logic level low "0" $=0 \mathrm{~V}$ (or $\left.V_{\text {ss }}\right)$ ).An ideal comparator has infinite gain, zero offset voltage and zero RMS noise. But in the case of practical comparator which is shown in Figure 2 (c), outputs is $\mathrm{V}_{\mathrm{OH}}$ when Vinp - Vinn$>\mathrm{V}_{\mathrm{IH}}+\mathrm{V}_{\text {OS }}(+\mid$ Vnoise $\mid)$ and it outputs $\mathrm{V}_{\mathrm{OL}}$ when Vinp $-\operatorname{Vinn}-<\mathrm{V}_{\mathrm{IL}}(-\mid$ Vnoise $\mid)$. A practical comparator has finite gain, non-zero offset voltage and RMS noise.


Figure 2: Comparator (a) Circuit symbol, (b) voltage transfer curve(Ideal), and (c) voltage transfer curve(Practical) [8].

### 2.2 Comparator Architectures

### 2.2.1 Open-Loop Comparators [8], [9], [10]

Open-loop, continuous time comparators, shown in Figure 3 [8], are the type of op-amp (operational amplifier) in which no feedback is there. Open- loop comparators are those in which no frequency compensation is there so as to obtain the maximum bandwidth which is possible, hence time response is improved. But on the other hand, due to limited gain bandwidth product, these comparator are too slow for many application. With the same gain, cascading of open loop amplifiers results in larger product of gain and bandwidth compare to a single stage amplifier. But
still, cascading is not practically advantageous for many application because it costs more area and power consumption.


Figure 3: (a) Two-stage open-loop comparator circuit (b) Push-pull output open-loop comparator circuit [8]

### 2.2.2 Pre-amplifier Based Latched Comparators



Figure 4: (a) A static latched comparator [16] (b) A class-AB latched comparator [25]

Figure 4 shows typical types of pre-amplifier based latched comparators [11]. The most important advantages of the these type of comparators are their fast speed compare to open loop comparator. Typically, a pre-amplifier, which has one or two stages of an open-loop comparator, has a gain of 4-10 V/V and it can reduce the input-referred latch offset voltage by its gain. For example, if a pre-amplifier has gain of $10 \mathrm{~V} / \mathrm{V}$ and a latch stage has an offset voltage of 50 mV , then the inputreferred latch offset voltage will be 5 mV . Latched comparators commonly employ one or two clock signals (Clk and Clkb) to determine the mode of operation:

Track Mode : Also known as reset phase, resets the output and tracks the input.
Latch Mode : Also known as evaluation phase, toggles the output by using a positive feedback.

For the operation of the circuit shown in Figure 4 (a) [16-22], during reset phase (Clkb=0V), both complementary output $\mathrm{V}_{\text {out+ }}$ and $\mathrm{V}_{\text {out- }}$ are reset to 0 V by reset (switch) transistor M10 and M11. During evaluation phase $\left(\mathrm{Clkb}=\mathrm{V}_{\mathrm{DD}}\right)$, as the reset transistors are off, the comparison will be performed by a positive feedback from transistor M7 and M9. While this comparator present relatively large static power consumption and slow regeneration due to its limited current operation make it less attractive [16]. Similarly, the operation for the circuit shown in Figure 4 (b) [25-29], during reset phase $(\mathrm{Clk}=0 \mathrm{~V})$, pMOS reset transistor M 7 will be shorted and make both outputs equal: $\mathrm{V}_{\text {out }+}=\mathrm{V}_{\text {out }}$ while nMOS transistor M8 is off. During evaluation phase $\left(\mathrm{Clk}=\mathrm{V}_{\mathrm{DD}}\right)$, as the reset transistor M7 is off and the tail transistor of the latch M8 is on, the comparison will be made by a positive feedback formed from back-to- back cross coupled inverter pairs (M4/M6 and M5/M7). While this comparator shows faster speed and consumes less power, it generates more kickback noise and during reset phase both outputs ( $\mathrm{V}_{\text {out }}, \mathrm{V}_{\text {out }}$ ) are not reset exactly to either $\mathrm{V}_{\mathrm{DD}}$ or 0V [11].

It can be concluded that pre-amplifier based latched comparators, which is a combination of a preamplifier and a latch, offer fast speed and low offset but still consumes static power.

### 2.2.3 CLOCKED REGENERATIVE COMPARATORS

Clocked regenerative comparator are widely used in many high speed ADCs. They have strong positive feedback in the regenerative latch so they are able to make decisions fast. In the analysis presented in the recent years, the performance of these comparators from different aspects were investigated. This section presents a comprehensive delay analysis; the delay time of two conventional comparator, i.e., conventional single tail dynamic comparator and conventional double-tail dynamic comparator are analyzed. Based on the analysis a new proposed comparator will be presented.

### 2.2.3.1 Conventional Dynamic Comparator



Figure 5: (a) Conventional Single tail Dynamic Comparator [3] (b) Flow Chart

The schematic diagram of the conventional single tail dynamic comparator is shown in Fig. 5(a) [3].It is widely used in ADCs. It has high input impedance, rail-to-rail output swing and no static power consumption. The working of this comparator can be understand as: When CLK $=0$ (logic
low=" $0 V^{\prime \prime}$ ) i.e. reset phase, $\mathrm{T}_{\text {tail }}$ is off, reset transistors (T7\&T8) push both output nodes out+ and out- to $\mathrm{V}_{\mathrm{DD}}($ logic high $)$. It defines the initial condition. When $\mathrm{CLK}=\mathrm{V}_{\mathrm{DD}}$ (logic high=" $1 "$ ) i.e. evaluation phase, reset transistors T7 and T8 are off while $\mathrm{T}_{\text {tail }}$ turns on. Depending on the input voltage IN- \& IN+ applied at T1 \& T2 respectively, Output voltages out+ \& out- starts discharging with different rates. Assume the condition: VIN+ > VIN-, discharging of out+ is faster than out-. So out+ (discharged by drain current (I2) of transistor T2), falls down to $\mathrm{V}_{\mathrm{DD}}-\left|\mathrm{V}_{\text {thp }}\right|$ before out(discharged by drain current (I1) of transistor T1). This will turn on pMOS transistor (T5) and latch regeneration caused by back-to-back inverters (T3, T5 and T4, T6) is initiated. This pulls out- to $V_{\text {DD }}$ and out+ discharges to ground. For the condition VIN+ < VIN-, the circuits works vice versa. Operation of conventional dynamic comparator is summarized in Flow chart diagram 5(b).

From the figure Fig. 5(a), the total delay of this comparator is comprised of two delay units, $t_{0}$ and $\mathrm{t}_{\text {latch. }}$. Where $\mathrm{t}_{0}$ represents the capacitive discharging of the load capacitance $\mathrm{C}_{\mathrm{L}}$ until the first p channel transistor (T5/T6) turns on. For the condition: voltage at node IN+ is higher than INN(i.e., VIN+ > VIN-), out+ discharges (discharged by $\mathrm{I}_{2}$ ) faster than out- (discharged by $\mathrm{I}_{1}$ ) Consequently, the discharge delay $\left(\mathrm{t}_{0}\right)$ is given by

$$
\begin{equation*}
\mathrm{t}_{0}=\frac{C_{L} \cdot\left|V_{\text {thp }}\right|}{I_{2}} \cong \frac{2 C_{L} \cdot\left|V_{\text {thp }}\right|}{I_{\text {tail }}} \tag{1}
\end{equation*}
$$

In (1), since $\mathrm{I}_{2}=\frac{I_{\text {tail }}}{2}+\Delta I_{\text {in }}=\frac{I_{\text {tail }}}{2}+\mathrm{gm1}, 2 \Delta V_{\text {in }}$, for a small value of input difference voltage $\left(\Delta V_{i n}\right), \mathrm{I}_{2}$ is approximately equal to the half of the tail current and constant. The second term $\left(t_{\text {latch }}\right)$ is the latching delay of two back to back connected inverters. Generally a voltage swing of $V_{\text {out }}=\frac{V_{D D}}{2}$ has to be obtained from an initial voltage difference $V_{0}$ at the output which is falling (e.g., out+).As half of the supply voltage is considered to be the threshold voltage of the comparator following inverter or SR latch [3]. Hence, the delay time of latch is, [3]

$$
\begin{equation*}
t_{\text {latch }}=\frac{C_{L}}{g_{m, e f f}} \ln \left(\frac{\Delta V_{\text {out }}}{\Delta V_{0}}\right) \tag{2}
\end{equation*}
$$

where
$g_{m, e f f}$ is the effective trans-conductance of the cross coupled inverters. From the equation (2), we can say that $t_{\text {latch }}$ has a dependency on the initial voltage difference $\left(\mathrm{V}_{0}\right)$ in a logarithmic manner at the time when the regeneration is started (i.e., at $\mathrm{t}=t_{0}$ ). On the basis of $(1), \mathrm{V}_{0}$ is

$$
\begin{align*}
V_{0} & =\left|V_{\text {out }+\left(t=t_{0}\right)}-V_{\text {out }-\left(t=t_{0}\right.}\right| \\
& =\left|V_{\text {thp }}\right|\left(1-\frac{I_{2}}{I_{1}}\right) \ldots \ldots \ldots \ldots \ldots . \tag{3}
\end{align*}
$$

The difference in current, $\Delta I_{\text {in }}=\left|\mathrm{I}_{1}-\mathrm{I}_{2}\right|$, between the two branches is much smaller than $\mathrm{I}_{1}$ and $\mathrm{I}_{2}$. So, $\mathrm{I}_{1}$ is approximately equals to the $\frac{I_{\text {tail }}}{2}$ so total delay

$$
\begin{align*}
t_{\text {delay }} & =t_{0}+t_{\text {latch }} \\
& =\frac{2 C_{L} \cdot \mid V_{\text {thp }}}{I_{\text {tail }}}+\frac{2 C_{L}}{g_{m, e f f}} \cdot \ln \left(\frac{V_{D D}}{4\left|V_{\text {thp }}\right| \Delta V_{\text {in }}} \cdot \sqrt{\frac{I_{\text {tail }}}{\beta_{1,2}}}\right) . \tag{4}
\end{align*}
$$

In the equation (4), $\beta_{1,2}$ is the current factor of input transistors and $I_{\text {tail }}$ is dependent on input common mode voltage $\left(V_{c m}\right)$ and $V_{\text {DD }}$. The impact of various parameters on delay can be explained by equation (4). The total delay of the comparator has direct relation with the load capacitance $C_{L}$ and inverse relation with the input difference voltage ( $\Delta \mathrm{Vin}$ ). Apart from this, the delay has a dependency on the input common-mode voltage ( $V_{c m}$ ) in a indirect way. When the $V_{c m}$ is decreases, there is an increase in delay $\mathrm{t}_{0}$ because lowering $V_{c m}$ results smaller bias current ( $\mathrm{I}_{\text {tail }}$ ). It also shows that the increase in initial voltage difference $\left(\mathrm{V}_{0}\right)$, due to delayed discharge with smaller $\mathrm{I}_{\text {tail }}$, results in reduction of $t_{\text {latch }}$. Simulation results confirms that reduction in $\mathrm{V}_{\mathrm{cm}}$, increases $t_{0}$ but reduces $t_{\text {latch }}$, ultimately leads to an increase in total delay. In [22], it has been shown that an input common-mode voltage $\left(\mathrm{V}_{\mathrm{cm}}\right)$ which is $70 \%$ of the supply voltage is optimal regarding speed and yield. This circuit topology has the advantages like high input impedance, no static power consumption, rail-to-rail output swing, and good robustness against noise and mismatch [6]. But it has some disadvantages like: due to stacking of transistors, a sufficiently high supply voltage is needed for a proper delay time. The cause is that, initially, only transistors T3
and T4 of the latch contribute to the positive feedback until the voltage level of one of the output node (out+/out-) has dropped below a level small enough to turn on transistors T5 or T6 to initiate latch regeneration. At a low supply voltage, this voltage drop only contributes a small gate-source voltage ( $V_{g S}$ )for transistors T3 and T4, where the gate-source voltage of T5 and T6 is also small; thus, the delay time of the latch becomes large due to lower trans-conductance.

Another disadvantage of this comparator is that it has only one path of current,via tail transistor Ttail( $\mathrm{I}_{\text {tail }}$ ), which defines the current for both the differential amplifier and the latch. In practical, we need a low value of tail current in order to keep the differential pair in weak inversion and a high value of tail current in order to enable fast regeneration in the latch [24]. But, as far as Ttail operates mostly in linear region, the tail current ( $I_{\text {tail }}$ ) depends on input common-mode voltage, which is not accepted for regeneration.

### 2.2.3.2 Double Tail Dynamic Comparator



Figure 6: (a) Conventional Double Tail Comparator [6] (b) Flow Chart

To overcome the disadvantages of the single tail dynamic comparator, a double tail dynamic comparator with two stage (input-gain stage and output-latch stage), shown in Figure 6 (a), was first introduced in [6]. Due to separate input and output stage this comparator has a lower and more stable offset voltage over wide common-mode voltage ( $V_{\text {com }}$ ) ranges and operate at a lower supply voltage ( $V_{D D}$ ) as well. Reason is that the sizes of tail transistors (Ttaill and Ttail2) are designed in a way to obtain a smaller tail current (Itail1) for the input stage, so that a long integration time can be obtained, and a large tail current (Itail2) for the output stage to make the regeneration faster.

For its operation, during reset phase ( $C l k=0 V, C l k b=V_{\mathrm{DD}}$ ), pMOS transistor pair T3 and T4 precharge f+ and f- node capacitances up to $V_{D D}$ (sequentially, the input transistor pair for the output stage TR1 and TR2 are turned on and Out nodes are reset to 0 V ) while the both tail transistors ( $\mathrm{T}_{\text {taill }}$ and $\mathrm{T}_{\text {tail2 }}$ ) in the input stage and output latch-stage are off. During comparison phase $\left(C l k=V_{\mathrm{DD}}, C l k b=O V\right)$, once the input-stage tail transistor Ttaill is turned on, each $\mathrm{f}_{+,-}$node voltage starts to discharge from $V_{D D}$ to ground with different currents which are proportional to each applied input voltage. This results in voltage difference between $f-$ and $f_{+}$nodes. Then, the voltage difference built between $\mathrm{f}_{+}$, - nodes is passed to out nodes in the output latch-stage through the input transistor pair (TR1 and TR2) of the output latch-stage.

As expected, since this comparator requires Clk signal as well as inverse clk signal (clkb) for its operation, high synchronization between the two signals is require because the output stage has to detect the voltage difference between the $\mathrm{f}_{+}$and f - nodes of the input stage at very limited time. In the present structure, the intermediate stage transistors (TR1 and TR2) will be ultimately in cutoff, (since both output nodes, $\mathrm{f}_{+}$and f -, of input stage discharges to the ground) and hence they do not improve the effective trans-conductance of the latch. Apart from this, during reset phase, these nodes causes power consumption as they have to be charged from ground to $V_{\text {DD }}$.

## Chapter 3

### 3.1 Proposed Double Tail Dynamic Comparator



Figure 7: (a) Proposed double tail comparator [6] (b) Flow Chart

The working of the proposed comparator (fig 7(a).) is shown in flow chart (fig. 7(b)).Its operation can be described as: When $\mathrm{CLK}=0$ (i.e. reset phase), tail transistors Ttail1 and Ttail2 are off, which avoids static power, both $\mathrm{f}-$ and $\mathrm{f}_{+}$nodes are pulled to $\mathrm{V}_{\text {DD }}$ by T3and T 4 respectively, which leads to control transistor (Mc1 and Mc2) in off stage. Sequentially, both latch outputs are reset to ground by Intermediate stage transistors (TR1 and TR2).

When $\mathrm{CLK}=\mathrm{V}_{\mathrm{DD}}$ (i.e. evaluation phase, Ttail1and Ttail2 are on), transistors T3 and T4 turn off. At the starting of this evaluation phase, the control transistors (Mc1, Mc2, T5 and T6) are still off (since output nodes of first stage, $f-$ and $f_{+}$, are about $V_{D D}$ ). So, voltages at $f-$ and $f_{+}$start to drop with different current in proportion to the applied input voltages. Assume the condition: VIN+ > VIN-, results in faster discharging of $f$ - node than $f_{+}$node, (since $I(T 2)>I(T 1)$ ). As long as $f-$
continues to fall, the pMOS control transistor corresponding to f - (Mc1 in this case) starts to turn on, which pulls $f_{+}$node voltage to $V_{D D}$; so second control transistor (Mc2 in this case) remains off, so f- node discharged to ground. In the case of conventional double-tail dynamic comparator, $\Delta \mathrm{Vf}_{+}$, - is just a function of input transistor trans-conductance and $\Delta \mathrm{Vin}$ [3], but in the case of proposed comparator as soon as the comparator detects that for instance node f - discharges faster, the corresponding pMOS transistor (Mc1 in this case) turns on, which pulls the other node $f_{+}$to $V_{\text {DD }}$. As the time passes, the voltage difference between nodes $f-$ and $f_{+}\left(\_\Delta V f_{+},-\right)$rises in an exponential manner [3], so the latch regeneration time is reduces. Even though the idea of proposed comparator is effective, but when one of the control transistors (e.g., Mc1) turns on, a current path is there from $\mathrm{V}_{\mathrm{DD}}$ to the ground via T 1 and $\mathrm{T}_{\text {tail }}$ which results in static power consumption.

### 3.2 MODIFIED COMPARATOR



Figure 8: Modified proposed double tail comparator [3]

To mitigate power consumption problem in fig 7(a), two nMOS transistors (Msw1 and Msw2) are added just below T 1 and T 2 [see fig. 8]. When $\mathrm{CLK}=\mathrm{V}_{\mathrm{DD}}$ (i.e. evaluation phase), due to the fact that during the reset phase both $\mathrm{f}+$ and f - nodes have been pre-charged to $\mathrm{V}_{\mathrm{DD}}$, Msw1 and Msw2 are closed and $\mathrm{f}+$ and f - starts to decrease with different currents. As soon as the comparator senses that one of the node ( $\mathrm{f}+/ \mathrm{f}-$ ) is discharging faster, control transistors increases the voltage difference between the nodes. Assume the case: $\mathrm{f}+$ is pulling to $\mathrm{V}_{\mathrm{DD}}$ and f - is discharging to ground, the transistor switch in the charging path of $\mathrm{f}+$ will be off (to prevent path from $\mathrm{V}_{\mathrm{DD}}$ to ground ) but the another transistor connected to f- will be on to allow the discharging of f- node to ground.

## Chapter 4

## Simulation Results

To compare the performance of proposed comparator with the single tail and double tail dynamic comparator, all circuits have been simulated in a 180 nm CMOS technology for the same $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$ and $V_{c m}=0.7 \mathrm{~V}$.Performance of the proposed comparator is also compared for different values of input difference voltage(i.e. $\Delta \mathrm{Vin}$ ). With the increase in $\Delta \mathrm{Vin}$ delay of the comparator is reduced. All circuits are also simulated for 90 nm and 45 nm CMOS technology. Comparison of all comparator circuit in different technology is shown in table 1.In a given technology the delay and power delay product of modified proposed comparator is reduced significantly then single tail and double tail dynamic comparator.

## Performance comparison table 1

|  | Modified comparator |  |  | Double tail dynamic <br> comparator |  | Single tail dynamic <br> comparator |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Technology(n <br> m) | 180 | 90 | 45 | 180 | 90 | 45 | 180 | 90 | 45 |
| Average <br> power( $\boldsymbol{\mu W}$ ) | 5.1 | 2.14 | 0.7 | 3.8 | 1.97 | 0.6 | 3.41 | 1.4 | 0.41 |
| Delay(ns) | 4.15 | 0.408 | 0.204 | 6.95 | 0.484 | 0.33 | 12.9 | 0.873 | 0.47 |
| Speed | 240.9 MHz | 2.45 GHz | 4.9 GHz | 143.8 M | 2.06 GH | 3.03 GH | 77.5 MH | 1.15 G |  |


(a)

(b)

(c)

(d)

Figure 9: Transient simulation of comparators (180nm) for input voltage difference of $\Delta \mathrm{Vin}=10 \mathrm{mv}, \mathrm{Vcm}=700 \mathrm{mv}$ and $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$ (a)Modified comparator (b)proposed comparator (c)double tail dynamic comparator (d)single tail dynamic comparator

(a)

(b)


Figure 10: Transient simulation of comparators ( 90 nm ) for input voltage difference of $\Delta \mathrm{Vin}=10 \mathrm{mv}, \mathrm{V}_{\mathrm{cm}}=700 \mathrm{mv}$ and $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$ (a) Modified comparator (b) double tail dynamic comparator (c) single tail dynamic comparator

(a)

(b)


Figure 11: Transient simulation of comparators (45nm) for input voltage difference of $\Delta \mathrm{Vin}=10 \mathrm{mv}$, $\mathrm{Vcm}=700 \mathrm{mv}$ and $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$ (a) Modified comparator (b) double tail dynamic comparator (c) single tail dynamic comparator

The delay, power and power delay product of conventional single tail dynamic comparator, double tail dynamic comparator and modified comparator is shown in Figure 12, Figure13 and Figure 14 respectively at $180 \mathrm{~nm}, 90 \mathrm{~nm}$ and 45 nm technology


Figure 12: Delay of comparator topologies


Figure 13: Power of comparator topologies


Figure 14: power delay product of comparator topologies


Figure 15: Variation of delay with input voltage difference ( $\Delta \mathrm{Vin}$ )


Figure 16: Variation of delay with input common mode voltage ( $V_{c m}$ )

## Chapter 5

## Conclusion

A comprehensive delay analysis of comparator is analyzed. The modified proposed structure shows significantly lower power dissipation, higher speed compared to the dynamic comparators. The power delay product of proposed comparator in 180 nm technology is reduced by $20 \%$ than the double tail dynamic comparator. The average power of proposed comparator at 45 nm technology is reduced by $67.28 \%$ then 90 nm technology due to the decrease in channel length of the transistors. The delay of proposed comparator is reduced by $40.28 \%$ when compared to the double dynamic tail comparator in 180 nm technology. Thus, the proposed comparator is energy efficient when compared to other topologies at $45 \mathrm{~nm}, 90 \mathrm{~nm}$ and 180 nm technologies.

## REFERENCES

1. B.Goll and H.Zimmermann "low power 600 Mhz comparator for 0.5 supply voltage"IEEE Electron.lett.,vol.43,no.7,pp.388-390,Mar-2007.
2. P.Nuzzo ,F.D.Bernardinis and G.Van der plas,'"Noise analysis of regenerative comparators for reconfigurable ADC architectures"IEEE Trans. Circuits Syst.I,Reg.Papers,vol.55,no.6,pp.1441-1454,Jul. 2008.
3. Design of a Low voltage Low power double tail comparator Samaneh BabayanMashhadi,student Member,IEEE, and Reza Lotfi,Member,IEEE.
4. T. Kobayashi, K. Nogami, T. Shirotori and Y. Fujimoto, "A current- controlled latch sense amplifier and a static power-saving input buffer for low-power architecture," IEEE J. Solid-State Circuits, vol. 28, pp. 523-52, April 1993.
5. B. Wicht, T. Nirschl, and D. Schmitt-Landsiedel, "Yield and speed optimization of a latchtype voltage sense amplifier," IEEE J. Solid-State Circuits, vol. 39, pp. 1148-1158, July 2004.
6. D. Schinkel, E. Mensink, E. Kiumperink, E. van Tuijl and B. Nauta, "A Double-Tail LatchType Voltage Sense Amplifier with 18ps Setup+Hold Time," ISSCC Dig. Tech. Papers, pp. 314-315 and 605, Feb. 2007.
7. B. Razavi, Principles of Data Conversion System Design. Piscataway, NJ: IEEE Press, 1995
8. Philip E. Allen and Douglas R. Holberg, CMOS Analog Circuit Design, 2nd ed. New York, NY: Oxford, 2002.
9. "The Design of a Two-Stage Comaprator," [Online]. Available: http://people.rit.edu/ssm8867/pdf/analogbody.pdf [Accessed: April 23, 2010]
10. S. Kale and R. S. Gamad, "Design of a CMOS Comparator for Low Power and High Speed," Internationl Journal of Electronic Engineering Research, vol. 2, no. 1, pp. 2934, 2010
11. T. Cho and P. Gray, "A $10 \mathrm{~b}, 20 \mathrm{Msample} / \mathrm{s}, 35 \mathrm{~mW}$ pipeline A/D converter," IEEE J. Solid-State Circuits, vol. 30, no. 3, pp. 166-172, Mar. 1995.
12. M. van Elzakker, A.J.M. van Tuijl, P.F.J. Geraedts, D. Schinkel, E.A.M. Klumperink and B. Nauta, "A $1.9 \mu \mathrm{~W} 4.4 \mathrm{fJ} /$ Conversion-step $10 \mathrm{~b} 1 \mathrm{MS} / \mathrm{s}$ Charge-Redistribution ADC,"

ISSCC Dig. Tech. Papers, pp. 244-245, February 2008.
13 L. Sumanen, M. Waltari, K. Halonen, "A Mismatch Insensitive CMOS Dynamic Comparator for Pipeline A/D Converters," IEEE ICECS, vol. 1, pp. 32-35, Dec. 2000. 25.
14. Sumanen, M. Waltari, V. Hakkarainen, K. Halonen, "CMOS Dynamic Comparators for Pipeline A/D Converters," IEEE ISCAS, vol. 5, pp 157-160, May 2002.
15. B. Wicht, T. Nirschl, and D. Schmitt-Landsiedel, "Yield and speed optimization of a latch-type voltage sense amplifier," IEEE J. Solid- State Circuits, vol. 39, pp. 11481158, July 2004.
16. Pedro M.Figueiredo, Joao C.Vital, "Kickback Noise Reductio Techniques for CMOS Latched Comparator", IEEE Transactions Circuits and Systems, vol.53, no.7, pp.541545, July 2006
17. H. Fiedler, B. Hoefflinger, W. Demmer, and P. Draheim, "A 5-bit building block for 20 MHz A/D converters," IEEE J. Solid-Stat Circuits, vol. SC-16, no. 3, pp. 151-155, Jun. 1981.
18. J. Robert, G. Temes, V. Valencic, R. Dessoulavy, and P. Deval, "A 16 bit low-voltage CMOS A/D converter," IEEE J. Solid-State Circuits, vol SC-22, no. 2, pp. 157-163, Apr. 1987.
19. B. Song, S. Lee, and M. Tompsett, "A 10-b $15-\mathrm{MHz}$ CMOS recycling two-step A/D converter," IEEE J. Solid-State Circuits, vol. 25, no. 6, pp.1328-1338, Dec. 1990.
20. S. Lewis, H. Fetterman, G. Gross, R. Ramachandran, and T.Viswanathan, "A 10-b 20Msample/s analog-to-digital converter," IEEE J. Solid-State Circuits, vol. 27, no. 3, pp. 351-358, Mar. 1992.
21. B. Nauta and A. Venes, "A 70-MS/s 110-mW 8-b CMOS folding and interpolating A/D converter," IEEE J. Solid-State Circuits, vol. 30, no. 12, pp. 1302-1308, Dec. 1995.
22. A. Venes and R. Plassche, "An $80-\mathrm{MHz}, 80-\mathrm{mW}$, $8-\mathrm{b}$ CMOS folding A/D converter with distributed track-and-hold preprocessing," IEEE J. Solid- State Circuits, vol. 31, no. 12, pp. 1846-1853, Dec. 1996.
23. H.J. Jeon, Y.B. Kim, "A Low-offset High-speed Double-tail Dual-rail Dynamic Latched Comparator," ACM GLSVLSI'10(Great Lakes Symposium on VLSI), May 16-18, 2010
24. "Comparators," MT-083 Tutorial, Analog Devices Inc, 2009, [Online]. Available:
http://www.analog.com/static/imported-files/tutorials/MT-083.pdf [Accessed: April 23, 2010]
25. A. Yukawa, "A CMOS 8-bit high-speed A/D converter IC," IEEE J. Solid-State Circuits vol. SC-20, no. 3, pp. 775-779, Jun. 1985.
26. S. Sutarja and P. Gray, "A pipelined 13-bit, $250-\mathrm{ks} / \mathrm{s}, 5-\mathrm{V}$ analog-to-digital converter," IEEE J. Solid-State Circuits, vol. 23, no. 6, pp. 1316-1323, Dec. 1988.
27. G. Yin, F. Eynde, and W. Sansen, "A high-speed CMOS comparator with 8-resolution," IEEE J. Solid-State Circuits, vol. 27, no. 2, pp. 208-211, Feb. 1992.
28. P. Amaral, J. Goes, N. Paulino, and A. Steiger-Garção, "An improved low-voltage low power CMOS comparator to be used in high-speed pipeline ADCs," in Proc. IEEE Int. Symp. Circuits Syst., May 2002, vol. 5, pp. 141-144.
29. K. Uyttenhove and M. Steyaert, "A 1.8 V 6-bit 1.3-GHz flash ADC in 0.25 _m CMOS," IEEE J. Solid-State Circuits, vol. 38, no. 7, pp. 1115-1122, Jul. 2003.
30. D. Nageshwar Rao , M.S Sameera, Zubeda Begum , International Journal of Engineering Research and Development, e- ISSN: 2278-067X, p-ISSN: 2278-800X, Volume 10, Issue 4(April 2014), PP. 01-06.

## Appendix A

* Long channel models from CMOS Circuit Design, Layout, and Simulation,
* Level=3 models VDD=5V, see CMOSedu.com
* 

.MODEL N_1u NMOS LEVEL = 3

| $+\mathrm{TOX}=200 \mathrm{E}-10$ | NSUB $=1 \mathrm{E} 17$ | GAMMA $=0.5$ |
| :---: | :---: | :---: |
| $+\mathrm{PHI}=0.7$ | VTO $=0.8$ | DELTA $=3.0$ |
| $+\mathrm{UO}=650$ | ETA $=3.0 \mathrm{E}-6$ | THETA $=0.1$ |
| $+\mathrm{KP}=120 \mathrm{E}-6$ | VMAX $=1 \mathrm{E} 5$ | KAPPA $=0.3$ |
| $+\mathrm{RSH}=0$ | $\mathrm{NFS}=1 \mathrm{E} 12$ | TPG $=1$ |
| $+\mathrm{XJ}=500 \mathrm{E}-9$ | LD $=100 \mathrm{E}-9$ |  |
| $+\mathrm{CGDO}=200 \mathrm{E}-12$ | CGSO $=200 \mathrm{E}-12$ | $\mathrm{CGBO}=1 \mathrm{E}-10$ |
| $+\mathrm{CJ}=400 \mathrm{E}-6$ | $\mathrm{PB}=1$ | $\mathrm{MJ}=0.5$ |

+ CJSW $=300 \mathrm{E}-12 \quad$ MJSW $=0.5$
* 

.MODEL P_1u PMOS LEVEL = 3

| + TOX = 200E-10 | NSUB $=1 \mathrm{E} 17$ | GAMMA $=0.6$ |
| :---: | :---: | :---: |
| $+\mathrm{PHI}=0.7$ | $\mathrm{VTO}=-0.9$ | DELTA $=0.1$ |
| $+\mathrm{UO}=250$ | ETA $=0$ | THETA $=0.1$ |
| $+\mathrm{KP}=40 \mathrm{E}-6$ | VMAX $=5 \mathrm{E} 4$ | KAPPA $=1$ |
| $+\mathrm{RSH}=0$ | NFS $=1 \mathrm{E} 12$ | TPG $=-1$ |
| $+\mathrm{XJ}=500 \mathrm{E}-9$ | LD $=100 \mathrm{E}-9$ |  |
| $+\mathrm{CGDO}=200 \mathrm{E}-12$ | CGSO $=200 \mathrm{E}-12$ | $\mathrm{CGBO}=1 \mathrm{E}-10$ |
| $+\mathrm{CJ}=400 \mathrm{E}-6$ | $\mathrm{PB}=1$ | $\mathrm{MJ}=0.5$ |
| + CJSW $=300 \mathrm{E}-12$ | MJSW $=0.5$ |  |
| * |  |  |
| * |  |  |

* Short channel models from CMOS Circuit Design, Layout, and Simulation, * 50nm BSIM4 models VDD=1V, see CMOSedu.com
$\begin{array}{lr}\text {.model NMOS } & \text { nmos level }=\mathbf{5 4} \\ \text { +binunit }=1 & \text { paramchk= }=1\end{array}$
$\begin{array}{lr}\text {.model NMOS } & \text { nmos level }=\mathbf{5 4} \\ \text { +binunit }=1 & \text { paramchk }=1\end{array}$
+ capmod $=2 \quad$ igcmod $=$
+ diomod $=1 \quad$ rdsmod $=0$
+ permod $=1 \quad$ acnqsmod $=0$
+tnom $=27$ toxe $=1.4 \mathrm{e}-009$
+ epsrox $=3.9$
$+11=0$
$+1 w=0 \quad$ ww $=0$
$+1 w l=0 \quad$ wwl $=0 \quad$ xpart $=0$
$+\mathrm{vth} 0=0.22 \quad \mathrm{k} 1 \quad=0.35$
$+\mathrm{k} 3 \mathrm{~b}=0 \quad \mathrm{w} 0 \quad=2.5 \mathrm{e}-006$
$+\mathrm{dvt} 2=-0.032$
+ dvt2 $=-0.032 \quad$ dvt0w $=0$
+ dsub $=2 \quad \operatorname{minv}=0.05 \quad$ voffl $=0$
$\begin{array}{lll}\text { +dvtp } 1=0.05 & \text { lpe } 0 & =5.75 \mathrm{e}-008 \\ \text { +ngate } & =5 \mathrm{e}+020 & \text { ndep }\end{array}=2.8 \mathrm{e}+018 \quad$ n
$\begin{array}{llll}\text { +dvtp } 1 & =0.05 & \text { lpe } 0 & =5.75 \mathrm{e}-008 \\ \text { +ngate } & =5 \mathrm{e}+020 & \text { ndep } & =2.8 \mathrm{e}+018\end{array}$
+ cdsc $=0.0002$
+ voff $=-0.15$
$+\mathrm{vfb}=-0.55 \quad \mathrm{u} 0=0.032$
$+\mathrm{uc}=-3 \mathrm{e}-011$ vsat $=1.1 \mathrm{e}+005$
$+\mathrm{a}=0 \quad \mathrm{a} 2=1 \quad$ b0 $=-1 \mathrm{e}-020$
+ keta $=0.04 \quad \mathrm{dwg}=0$
+ pdiblc $1=0.028 \quad$ pdiblc2 $=0.022$
$\begin{array}{lll}+ \text { pvag }=1 \mathrm{e}-020 & \text { delta }=0.01 & \text { pscbe } 1=8.14 \mathrm{e}+008\end{array}$
$\operatorname{mobmod}=0$
igbmod $=1$
rbodymod= 1
trnqsmod= 0
wint $=5 \mathrm{e}-009$
toxp $=7 \mathrm{e}-010$
toxm $=1.4 \mathrm{e}-009$
wl =0
lint $=1.2 \mathrm{e}-008$
$\operatorname{lln}=1 \quad$ wln $=1$
lwn $=1$
wwn $=1$
$\begin{array}{ll}\text { xpart } & =0 \\ k 2 & =0.05\end{array}$
toxref $=1.4 \mathrm{e}-009$
$\mathrm{k} 3=0$
$\operatorname{dvt} 0=2.8$
$\mathrm{dvt} 1 \mathrm{w}=0$
voffl $=0$
$\mathrm{dvt} 1=0.52$
dvt2w $=0$
voffl $=0$
lpeb $=2.3 \mathrm{e}-010$
$\operatorname{dvt2w}=0$
$d v t p 0=1 e-007$
geomod $=0$
rgatemod $=1$
rgatemod $=1$
$+\mathrm{PHI}=0.7 \quad \mathrm{VTO}=-0.9$
DELTA $=0.1$
$+\mathrm{UO}=250 \quad$ ETA $=0$
THETA $=0.1$
$+\mathrm{KP}=40 \mathrm{E}-6 \quad$ VMAX $=5 \mathrm{E} 4 \quad$ KAPPA $=1$
$+\mathrm{RSH}=0 \quad \mathrm{NFS}=1 \mathrm{E} 12 \quad$ TPG $=-1$
$+\mathrm{XJ}=500 \mathrm{E}-9 \quad \mathrm{LD}=100 \mathrm{E}-9$
$+\mathrm{CGDO}=200 \mathrm{E}-12 \quad \mathrm{CGSO}=200 \mathrm{E}-12 \quad \mathrm{CGBO}=1 \mathrm{E}-10$
$+\mathrm{CJ}=400 \mathrm{E}-6 \quad \mathrm{~PB}=1 \quad \mathrm{MJ}=0.5$
+ CJSW $=300 \mathrm{E}-12 \quad$ MJSW $=0.5$
* 
* 
* Short channel models from CMOS Circuit Design, Layout, and Simulation,
* 50nm BSIM4 models VDD=1V, see CMOSedu.com
* 

| +fprout $=0.2$ | pdits $=0.2$ | pditsd $=0.23$ | pditsl $=2.3 \mathrm{e}+006$ |
| :---: | :---: | :---: | :---: |
| +rsh $=3$ | rdsw $=150$ | rsw $=150$ | rdw $=150$ |
| +rdswmin $=0$ | rdwmin $=0$ | rswmin $=0$ | prwg $=0$ |
| + prwb $=6.8 \mathrm{e}-011$ | $\mathrm{wr}=1$ | alpha0 $=0.074$ | alpha1 $=0.005$ |
| +beta $0=30$ | agidl $=0.0002$ | bgidl $=2.1 \mathrm{e}+009$ | cgidl $=0.0002$ |
| +egidl $=0.8$ |  |  |  |
| +aigbacc $=0.012$ | bigbacc $=0.0028$ | cigbacc $=0.002$ |  |
| + nigbacc $=1$ | aigbinv $=0.014$ | bigbinv $=0.004$ | cigbinv $=0.004$ |
| +eigbinv $=1.1$ | nigbinv $=3$ | aigc $=0.017$ | bigc $=0.0028$ |
| + cigc $=0.002$ | aigsd $=0.017$ | bigsd $=0.0028$ | cigsd $=0.002$ |
| +nigc $=1$ | poxedge $=1$ | pigcd $=1$ | ntox $=1$ |
| $+\mathrm{xrcrg} 1=12$ | xrcrg2 $=5$ |  |  |
| $+\mathrm{cgso}=6.238 \mathrm{e}-010$ | cgdo $=6.238 \mathrm{e}-010$ | cgbo $=2.56 \mathrm{e}-011$ | cgdl $=2.495 \mathrm{e}-10$ |
| $+\mathrm{cgsl}=2.495 \mathrm{e}-10$ | ckappas $=0.02$ | ckappad $=0.02$ | acde $=1$ |
| + moin $=15$ | noff $=0.9$ | voffcv $=0.02$ |  |
| $+\mathrm{kt} 1=-0.21$ | $\mathrm{kt} 11=0.0$ | $\mathrm{kt} 2=-0.042$ | ute $=-1.5$ |
| +ua1 $=1 \mathrm{e}-009$ | ub1 $=-3.5 \mathrm{e}-019$ | uc1 $=0$ | prt $=0$ |
| +at $=53000$ |  |  |  |
| +fnoimod $=1$ | tnoimod $=0$ |  |  |
| $+\mathrm{jss}=0.0001$ | jsws $=1 \mathrm{e}-011$ | jswgs $=1 \mathrm{e}-010$ | $\mathrm{njs}=1$ |
| +ijthsfwd= 0.01 | ijthsrev= 0.001 | bvs $=10$ | $x j b v s=1$ |
| $+\mathrm{jsd}=0.0001$ | jswd $=1 \mathrm{e}-011$ | jswgd $=1 \mathrm{e}-010$ | $\mathrm{njd}=1$ |
| +ijthdfwd $=0.01$ | ijthdrev= 0.001 | bvd $=10$ | xjbvd $=1$ |
| +pbs $=1$ | cjs $=0.0005$ | $\mathrm{mjs}=0.5$ | pbsws $=1$ |
| +cjsws $=5 \mathrm{e}-010$ | mjsws $=0.33$ | pbswgs $=1$ | cjswgs $=5 \mathrm{e}-010$ |
| $+\mathrm{mjswgs}=0.33$ | pbd $=1$ | cjd $=0.0005$ | $\mathrm{mjd}=0.5$ |
| +pbswd $=1$ | cjswd $=5 \mathrm{e}-010$ | mjswd $=0.33$ | pbswgd $=1$ |
| $+\mathrm{cjswgd}=5 \mathrm{e}-010$ | $\mathrm{mjswgd}=0.33$ | tpb $=0.005$ | tcj $=0.001$ |
| +tpbsw $=0.005$ | tcjsw $=0.001$ | tpbswg $=0.005$ | tcjswg $=0.001$ |
| $+\mathrm{xtis}=3$ | xtid $=3$ |  |  |
| $+\mathrm{dmcg}=0 \mathrm{e}-006$ | $\mathrm{dmci}=0 \mathrm{e}-006$ | $\mathrm{dmdg}=0 \mathrm{e}-006$ | dmcgt $=0 \mathrm{e}-007$ |
| $+\mathrm{dwj}=0 \mathrm{e}-008$ | xgw $=0 \mathrm{e}-007$ | $\mathrm{xgl}=0 \mathrm{e}-008$ |  |
| $+\mathrm{rshg}=0.4$ | gbmin $=1 \mathrm{e}-010$ | $\mathrm{rbpb}=5$ | rbpd $=15$ |
| +rbps $=15$ | $\mathrm{rbdb}=15$ | rbsb $=15$ | ngcon $=1$ |

## .model PMOS pmos level = 54

| +binunit $=1$ | paramchk= 1 | $\operatorname{mobmod}=0$ |  |
| :---: | :---: | :---: | :---: |
| +capmod $=2$ | igcmod $=1$ | $\operatorname{igbmod}=1$ | geomod $=0$ |
| + diomod $=1$ | rdsmod $=0$ | rbodymod=1 | rgatemod $=1$ |
| + permod $=1$ | acnqsmod $=0$ | trnqsmod $=0$ |  |
| +tnom $=27$ | toxe $=1.4 \mathrm{e}-009$ | toxp $=7 \mathrm{e}-010$ | toxm $=1.4 \mathrm{e}-009$ |
| +epsrox $=3.9$ | wint $=5 \mathrm{e}-009$ | lint $=1.2 \mathrm{e}-008$ |  |
| +ll $=0$ | $\mathrm{wl}=0$ | $1 \mathrm{ln}=1$ | wln $=1$ |
| +lw $=0$ | ww $=0$ | lwn $=1$ | wwn $=1$ |
| +lwl $=0$ | wwl $=0$ | xpart $=0$ | toxref $=1.4 \mathrm{e}-009$ |
| $+\mathrm{vth} 0=-0.22$ | $\mathrm{k} 1=0.39$ | $\mathrm{k} 2=0.05$ | $\mathrm{k} 3=0$ |
| $+\mathrm{k} 3 \mathrm{~b}=0$ | $\mathrm{w} 0=2.5 \mathrm{e}-006$ | $\mathrm{dvt} 0=3.9$ | dvt1 $=0.635$ |
| $+\mathrm{dvt} 2=-0.032$ | dvt0w $=0$ | dvt1w $=0$ | dvt2w $=0$ |
| $+\mathrm{dsub}=0.7$ | minv $=0.05$ | voffl $=0$ | dvtp0 $=0.5 \mathrm{e}-008$ |
| $+\mathrm{dvtp} 1=0.05$ | lpe0 $=5.75 \mathrm{e}-008$ | lpeb $=2.3 \mathrm{e}-010$ | $\mathrm{xj}=2 \mathrm{e}-008$ |
| +ngate $=5 \mathrm{e}+020$ | ndep $=2.8 \mathrm{e}+018$ | $\mathrm{nsd}=1 \mathrm{e}+020$ | phin $=0$ |
| +cdsc $=0.000258$ | cdscb $=0$ | cdscd $=6.1 \mathrm{e}-008$ | cit $=0$ |
| $+\mathrm{voff}=-0.15$ | nfactor $=2$ | eta0 $=0.15$ | etab $=0$ |
| $+\mathrm{vfb}=0.55$ | $\mathrm{u} 0=0.0095$ | ua $=1.6 \mathrm{e}-009$ | ub $=8 \mathrm{e}-018$ |
| +uc $=4.6 \mathrm{e}-013$ | vsat $=90000$ | $\mathrm{a} 0=1.2$ | ags $=1 \mathrm{e}-020$ |
| +a1 $=0$ | $\mathrm{a} 2=1$ | b 0 = -1e-020 | b 1 = 0 |
| + keta $=-0.047$ | $\mathrm{dwg}=0$ | $\mathrm{dwb}=0$ | $\mathrm{pclm}=0.55$ |
| +pdiblc $1=0.03$ | pdiblc2 $=0.0055$ | pdiblcb $=3.4 \mathrm{e}-008$ | drout $=0.56$ |
| +pvag $=1 \mathrm{e}-020$ | delta $=0.014$ | pscbe $1=8.14 \mathrm{e}+008$ | pscbe2 $=9.58 \mathrm{e}-007$ |
| + fprout $=0.2$ | pdits $=0.2$ | pditsd $=0.23$ | pditsl $=2.3 \mathrm{e}+006$ |


| +rsh $=3$ | rdsw $=250$ | rsw $=160$ | rdw $=160$ |
| :---: | :---: | :---: | :---: |
| +rdswmin $=0$ | rdwmin $=0$ | rswmin $=0$ | prwg $=3.22 \mathrm{e}-008$ |
| +prwb $=6.8 \mathrm{e}-011$ | $\mathrm{wr}=1$ | alpha0 $=0.074$ | alpha1 $=0.005$ |
| +beta0 $=30$ | agidl $=0.0002$ | bgidl $=2.1 \mathrm{e}+009$ | cgidl $=0.0002$ |
| +egidl $=0.8$ |  |  |  |
| + aigbacc $=0.012$ | bigbacc $=0.0028$ | cigbacc $=0.002$ |  |
| +nigbacc $=1$ | aigbinv $=0.014$ | bigbinv $=0.004$ | cigbinv $=0.004$ |
| +eigbinv $=1.1$ | nigbinv $=3$ | aigc $=0.69$ | bigc $=0.0012$ |
| + cigc $=0.0008$ | aigsd $=0.0087$ | bigsd $=0.0012$ | cigsd $=0.0008$ |
| +nigc $=1$ | poxedge $=1$ | pigcd $=1$ | ntox $=1$ |
| $+\mathrm{xrcrg} 1=12$ | xrcrg2 $=5$ |  |  |
| + cgso $=7.43 \mathrm{e}-010$ | cgdo $=7.43 \mathrm{e}-010$ | cgbo $=2.56 \mathrm{e}-011$ | cgdl $=1 \mathrm{e}-014$ |
| $+\mathrm{cgsl}=1 \mathrm{e}-014$ | ckappas $=0.5$ | ckappad $=0.5$ | acde $=1$ |
| + moin $=15$ | noff $=0.9$ | voffcv $=0.02$ |  |
| $+\mathrm{kt1}=-0.19$ | $\mathrm{kt11}=0$ | $\mathrm{kt} 2=-0.052$ | ute $=-1.5$ |
| +ua1 = -1e-009 | ub1 $=2 \mathrm{e}-018$ | uc1 $=0$ | prt $=0$ |
| +at $=33000$ |  |  |  |
| +fnoimod $=1$ | tnoimod $=0$ |  |  |
| +jss $=0.0001$ | jsws $=1 \mathrm{e}-011$ | jswgs $=1 \mathrm{e}-010$ | $\mathrm{njs}=1$ |
| +ijthsfwd= 0.01 | ijthsrev= 0.001 | bvs $=10$ | $x j b v s=1$ |
| +jsd $=0.0001$ | jswd $=1 \mathrm{e}-011$ | jswgd $=1 \mathrm{e}-010$ | njd $=1$ |
| +ijthdfwd= 0.01 | ijthdrev= 0.001 | bvd $=10$ | $x j b v d=1$ |
| +pbs = 1 | cjs $=0.0005$ | $\mathrm{mjs}=0.5$ | pbsws $=1$ |
| +cjsws $=5 \mathrm{e}-010$ | mjsws $=0.33$ | pbswgs $=1$ | cjswgs $=5 \mathrm{e}-010$ |
| +mjswgs $=0.33$ | pbd $=1$ | cjd $=0.0005$ | $\mathrm{mjd}=0.5$ |
| +pbswd $=1$ | cjswd $=5 \mathrm{e}-010$ | mjswd $=0.33$ | pbswgd $=1$ |
| $+\mathrm{cjswgd}=5 \mathrm{e}-010$ | mjswgd $=0.33$ | tpb $=0.005$ | tcj $=0.001$ |
| +tpbsw $=0.005$ | tcjsw $=0.001$ | tpbswg $=0.005$ | tcjswg $=0.001$ |
| $+\mathrm{xtis}=3$ | xtid $=3$ |  |  |
| $+\mathrm{dmcg}=0 \mathrm{e}-006$ | dmci $=0 \mathrm{e}-006$ | $\mathrm{dmdg}=0 \mathrm{e}-006$ | dmcgt $=0 \mathrm{e}-007$ |
| $+\mathrm{dwj}=0 \mathrm{e}-008$ | $x g w=0 \mathrm{e}-007$ | $\mathrm{xgl}=0 \mathrm{e}-008$ |  |
| $+\mathrm{rshg}=0.4$ | gbmin $=1 \mathrm{e}-010$ | rbpb $=5$ | rbpd $=15$ |
| +rbps $=15$ | $\mathrm{rbdb}=15$ | rbsb $=15$ | ngcon $=1$ |


| .MODEL NMOS NMOS ( | LEVEL $=49$ |  |
| :---: | :---: | :---: |
| +VERSION $=3.1$ | TNOM $=27$ | TOX $=4 \mathrm{E}-9$ |
| $+\mathrm{XJ}=1 \mathrm{E}-7$ | $\mathrm{NCH}=2.3549 \mathrm{E} 17$ | VTH0 $=0.364506$ |
| $+\mathrm{K} 1=0.5791992$ | $\mathrm{K} 2=3.521434 \mathrm{E}-3$ | $\mathrm{K} 3=3.206013 \mathrm{E}-3$ |
| +K3B $=1.7518342$ | W0 = 1E-7 | NLX $=1.745374 \mathrm{E}-7$ |
| +DVT0W $=0$ | DVT1W $=0$ | DVT2W $=0$ |
| + DVT0 $=1.3115714$ | DVT1 $=0.4129209$ | DVT2 $=0.024362$ |
| $+\mathrm{U} 0=264.0644125$ | UA $=-1.460442 \mathrm{E}-9$ | UB $=2.481296 \mathrm{E}-18$ |
| +UC $=7.327293 \mathrm{E}-11$ | VSAT $=1.02353 \mathrm{E} 5$ | A0 $=2$ |
| +AGS $=0.4587051$ | B0 $=7.565193 \mathrm{E}-8$ | B1 $=1.513445 \mathrm{E}-6$ |
| + KETA $=-0.0145632$ | A1 $=0$ | A $2=0.9036502$ |
| + RDSW $=105$ | PRWG $=0.4562016$ | PRWB $=-0.2$ |
| $+\mathrm{WR}=1$ | WINT $=1.939451 \mathrm{E}-9$ | LINT $=1.362953 \mathrm{E}-8$ |
| $+\mathrm{XL}=0$ | XW $=-1 \mathrm{E}-8$ | DWG $=-2.857622 \mathrm{E}-9$ |
| + DWB $=6.278785 \mathrm{E}-9$ | VOFF $=-0.0941712$ | NFACTOR $=2.3749925$ |
| + CIT $=0$ | CDSC $=2.4 \mathrm{E}-4$ | CDSCD $=0$ |
| $+\mathrm{CDSCB}=0$ | ETA0 $=3.186986 \mathrm{E}-3$ | ETAB $=9.310602 \mathrm{E}-6$ |
| + DSUB $=0.0208131$ | PCLM $=0.7619812$ | PDIBLC1 $=0.1604459$ |
| +PDIBLC2 $=2.449706 \mathrm{E}-3$ | PDIBLCB $=-0.1$ | DROUT $=0.7135573$ |
| +PSCBE1 $=4.283914 \mathrm{E} 10$ | PSCBE2 $=2.467637 \mathrm{E}-9$ | PVAG $=0.0774246$ |
| + DELTA $=0.01$ | RSH $=6.8$ | MOBMOD $=1$ |


| +PRT $=0$ | UTE $=-1.5$ | KT1 $=-0.11$ |
| :---: | :---: | :---: |
| $+\mathrm{KT1L}=0$ | $\mathrm{KT2}=0.022$ | UA1 $=4.31 \mathrm{E}-9$ |
| + UB1 $=-7.61 \mathrm{E}-18$ | UC1 $=-5.6 \mathrm{E}-11$ | AT $=3.3 \mathrm{E} 4$ |
| +WL $=0$ | $\mathrm{WLN}=1$ | $\mathrm{WW}=0$ |
| +WWN = 1 | WWL $=0$ | LL = 0 |
| + LLN $=1$ | LW $=0$ | LWN $=1$ |
| +LWL $=0$ | CAPMOD $=2$ | XPART $=0.5$ |
| $+\mathrm{CGDO}=8.6 \mathrm{E}-10$ | CGSO $=8.6 \mathrm{E}-10$ | CGBO $=1 \mathrm{E}-12$ |
| $+\mathrm{CJ}=9.523381 \mathrm{E}-4$ | $\mathrm{PB}=0.8$ | $\mathrm{MJ}=0.3789075$ |
| +CJSW $=2.620943 \mathrm{E}-10$ | PBSW $=0.8$ | MJSW $=0.1406578$ |
| +CJSWG $=3.3 \mathrm{E}-10$ | PBSWG $=0.8$ | MJSWG $=0.1406578$ |
| $+\mathrm{CF}=0$ | PVTH0 $=-1.452607 \mathrm{E}-3$ | PRDSW $=-0.9998826$ |
| $+\mathrm{PK} 2=4.931039 \mathrm{E}-4$ | WKETA $=2.110945 \mathrm{E}-3$ | LKETA $=-5.82039 \mathrm{E}-3$ |
| +PU0 $=4.5744857$ | PUA $=-4.96443 \mathrm{E}-12$ | PUB $=0$ |
| $+\mathrm{PVSAT}=1.196096 \mathrm{E} 3$ | PETA0 $=1.003159 \mathrm{E}-4$ | PKETA $=2.170319 \mathrm{E}-3$ |
| .MODEL PMOS PMOS ( | LEVEL $=49$ |  |
| +VERSION $=3.1$ | TNOM $=27$ | TOX $=4 \mathrm{E}-9$ |
| $+\mathrm{XJ}=1 \mathrm{E}-7$ | $\mathrm{NCH}=4.1589 \mathrm{E} 17$ | $\mathrm{VTH0}=-0.3830653$ |
| $+\mathrm{K} 1=0.5526551$ | $\mathrm{K} 2=0.0320636$ | $\mathrm{K} 3=0$ |
| +K3B $=7.3466224$ | W0 = 1E-6 | NLX $=1.36025 \mathrm{E}-7$ |
| + DVT0W $=0$ | DVT1W $=0$ | DVT2W $=0$ |
| + DVT0 $=0.5922956$ | DVT1 $=0.2373154$ | DVT2 $=0.1$ |
| $+\mathrm{U} 0=115.7940036$ | UA $=1.555236 \mathrm{E}-9$ | $\mathrm{UB}=1.35139 \mathrm{E}-21$ |
| $+\mathrm{UC}=-1 \mathrm{E}-10$ | VSAT $=2 \mathrm{E} 5$ | $\mathrm{A} 0=1.7679712$ |
| +AGS $=0.3739476$ | $\mathrm{B} 0=4.133992 \mathrm{E}-7$ | B1 $=1.434059 \mathrm{E}-6$ |
| +KETA $=0.0158442$ | A1 $=0.5080834$ | $\mathrm{A} 2=0.3$ |
| +RDSW $=236.9205988$ | PRWG $=0.5$ | PRWB $=0.3466813$ |
| $+\mathrm{WR}=1$ | WINT $=0$ | LINT $=2.427225 \mathrm{E}-8$ |
| $+\mathrm{XL}=0$ | $\mathrm{XW}=-1 \mathrm{E}-8$ | DWG $=-2.213783 \mathrm{E}-8$ |
| + DWB $=4.021425 \mathrm{E}-10$ | VOFF $=-0.0954776$ | NFACTOR $=2$ |
| +CIT $=0$ | CDSC $=2.4 \mathrm{E}-4$ | CDSCD $=0$ |
| +CDSCB $=0$ | ETA0 $=0.1116222$ | ETAB $=-0.055645$ |
| +DSUB $=1.333722$ | PCLM $=2.4627079$ | PDIBLC1 $=9.70124 \mathrm{E}-4$ |
| +PDIBLC2 $=0.0208974$ | PDIBLCB $=-9.536244 \mathrm{E}-4$ | DROUT $=1 \mathrm{E}-3$ |
| + PSCBE1 $=3.195565 \mathrm{E} 9$ | PSCBE2 $=9.248005 \mathrm{E}-10$ | PVAG $=15$ |
| + DELTA $=0.01$ | RSH $=7.8$ | MOBMOD $=1$ |
| + PRT $=0$ | UTE $=-1.5$ | KT1 $=-0.11$ |
| $+\mathrm{KT1L}=0$ | KT2 $=0.022$ | UA1 $=4.31 \mathrm{E}-9$ |
| $+\mathrm{UB} 1=-7.61 \mathrm{E}-18$ | UC1 $=-5.6 \mathrm{E}-11$ | AT $=3.3 \mathrm{E} 4$ |
| +WL $=0$ | WLN $=1$ | $\mathrm{WW}=0$ |
| +WWN = 1 | WWL $=0$ | LL = 0 |
| +LLN $=1$ | LW $=0$ | LWN $=1$ |
| +LWL $=0$ | CAPMOD $=2$ | XPART $=0.5$ |
| $+\mathrm{CGDO}=6.4 \mathrm{E}-10$ | CGSO $=6.4 \mathrm{E}-10$ | CGBO $=1 \mathrm{E}-12$ |
| +CJ $=1.106243 \mathrm{E}-3$ | $\mathrm{PB}=0.8376666$ | $\mathrm{MJ}=0.4113568$ |
| +CJSW $=2.212431 \mathrm{E}-10$ | PBSW $=0.8227331$ | MJSW $=0.338019$ |
| +CJSWG $=4.22 \mathrm{E}-10$ | PBSWG $=0.8227331$ | MJSWG $=0.338019$ |
| $+\mathrm{CF}=0$ | PVTH0 $=4.347904 \mathrm{E}-3$ | PRDSW $=15.650799$ |
| $+\mathrm{PK} 2=3.698084 \mathrm{E}-3$ | WKETA $=0.0258501$ | LKETA $=-3.187672 \mathrm{E}-3$ |
| +PU0 $=-2.4807326$ | PUA $=-9.27991 \mathrm{E}-11$ | PUB $=1 \mathrm{E}-21$ |
| + PVSAT $=-50$ | PETA0 $=9.968409 \mathrm{E}-5$ | PKETA $=-6.725059 \mathrm{E}-4$ |
| * |  |  |

## Appendix B

## HSPICE Netlist Files for Simulated Comparator Circuits:

## 1. Single tail dynamic comparator

|  |  |
| :---: | :---: |
|  | *************Include model file ${ }^{* * * * * * * * * * * * * * * * * * * * * ~}$ |
|  | .include 'cmos_180_model.txt' |
|  | ******************netlist*************************** |
|  | mt 2100 NMOS w=0.3u $\quad \mathrm{l}=0.5 \mathrm{u}$ |
|  | m15320 NMOS w=0.78u l=0.5u |
|  | m26420 NMOS w=0.78u l=0.5u |
|  | m38750 NMOS w=5u l=0.5u |
|  | m47860 NMOS w=5u l=0.5u |
|  | m58799 PMOS w=15u l=0.5u |
|  | m67899 PMOS w=15u $\quad$ l=0.5u |
|  | m78199 PMOS w=15u $\quad$ l=0.5u |
|  | m87199 PMOS w=15u l=0.5u |
|  | *****************power supply********************* |
|  | VDD 90 dc 1 |
|  | ****************input signal $* * * * * * * * * * * * * * * * * * * * * * ~$ |
|  | vinp 30 pulse (695m 705m 0 1n 1 n 24 n 50 n ) |
|  | vinn 40 pulse ( 705 m 695 m 0 ln 1 ln 24 n 50 n ) |
|  | vclk 100.5 pulse(0 10 1n 1n 24n 50n) |
|  | .cl 707 f |
|  | .cl1 807 f |
|  | ****************analysis ${ }^{* * * * * * * * * * * * * * * * * * * * * * * * * ~}$ |
|  | .tran 5p 100n |
|  | .meas tran avgpower AVG power from $=0.01 \mathrm{~ns}$ to $=50 \mathrm{~ns}$ |
|  | .op |
|  | .option post |
|  | .end |
|  | ******************END************************* |


$* * * * * * * * * * * * * * * * * * *$ supply voltage $* * * * * * * * * * * * * * * * * * * * * * * * * * * *$
VDD 90 dc 1
$* * * * * * * * * * * * * * * * * * * * * \operatorname{input} \operatorname{signal}$ $* * * * * * * * * * * * * * * * * * * * * * * * * * *$
vinp 30 pulse( $695 m$ 705m $00.3 n 0.3 n 19.7 n 40 n$ )
vinn 40 pulse( 705 m 695 m 00.3 n 0.3 n 19.7 n 40 n )
vclk 100.5 pulse( $0100.3 n 0.3 n 19.7 n 40 n$ )
.cl 707 f
.cl1 807 f
***********************analysis****************************
. $\operatorname{tran} 5 p 4 n$
.meas tran avgpower AVG power from $=0.01 \mathrm{~ns}$ to $=40 \mathrm{~ns}$
.op
.option post
.end
************************END******************************
C. ${ }^{* * * * * * * * * S i n g l e ~ t a i l ~ d y n a m i c ~ c o m p a r a t o r ~}(45 \mathrm{~nm}){ }^{* * * * * * * * * ~}$
*************include model file $* * * * * * * * * * * * * * * * * * * * * * * * * *$
.include 'cmosedu_models.txt'
$* * * * * * * * * * * * * * * * * * * \mathrm{netl} \mathrm{l} \mathrm{t} * * * * * * * * * * * * * * * * * * * * * * * * * * * * *$

Mt 2100 NMOS $w=0.22 u \quad l=0.05 u$


## 2.Double tail dynamic comparator

A. $* * * * * * * * * *$ double tail dynamic comparator $(180 \mathrm{~nm})$ *************
*************include model file ${ }^{* * * * * * * * * * * * * * * ~}$
.include 'cmos_180_model.txt'

| $* * * * * * * * * * * * * * * * * * n e t l i s t * * * * * * * * * * * * * * * *$ |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| mt 1 | 2100 | NMOS | $\mathrm{w}=0.15 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 1 | 5320 | NMOS | $\mathrm{w}=0.39 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 2 | 6420 | NMOS | $\mathrm{w}=0.39 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 3 | 5177 | PMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 4 | 6177 | PMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| mr 1 | 8500 | NMOS | $\mathrm{w}=0.4 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| mr 2 | 9600 | NMOS | $\mathrm{w}=0.4 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 7 | 89107 | PMOS | $\mathrm{w}=15 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| m 8 | 98107 | PMOS | $\mathrm{w}=15 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |


| m 9 | 8900 | NMOS | $\mathrm{w}=5 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| :--- | :--- | :--- | :--- | :--- |
| m 10 | 9800 | NMOS | $\mathrm{w}=5 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| mt 2 | 101177 | PMOS | $\mathrm{w}=0.9 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| M11 | 11100 | NMOS | $\mathrm{w}=5 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |
| M12 | 11177 | PMOS | $\mathrm{w}=15 \mathrm{u}$ | $\mathrm{l}=0.5 \mathrm{u}$ |

*************supply voltage****************
VDD 70 dc 1
*************input signal $* * * * * * * * * * * * * * * * * *$
vinn 30 pulse( 695 m 705 m 00.5 n 0.5 n 24.5 n 50 n )
vinp 40 pulse ( 705 m 695 m 00.5 n 0.5 n 24.5 n 50 n )
vclk 100.5 pulse( 0100.5 n $0.5 n 24.5 n 50 n$ )
.cln 50 7f
.clp 607 f
.clop 807 f
.clon 907 f
*****************analysis******************
.meas tran avgpower AVG power from $=0.01 \mathrm{n}$ to 50 n
.tran 10p 50n
.op
.option post
.end
******************END*********************

## B. ${ }^{* * * * * * * * * * * * * * * * * * * D o u b l e ~ t a i l ~ c o m p a r a t o r ~}(90 \mathrm{~nm})$ *************

***************include model file********
.include 'cnmos_90_model.txt'
.include 'cpmos_90_model.txt'

| $* * * * * * * * * * * * * * * n e t l i s t * * * * * * * * * * * * * * *$ |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| mt 1 | 2100 | NMOS | $\mathrm{w}=0.14 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 1 | 5320 | NMOS | $\mathrm{w}=0.27 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 2 | 6420 | NMOS | $\mathrm{w}=0.27 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 3 | 5177 | PMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 4 | 6177 | PMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mr 1 | 8500 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mr 2 | 9600 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 7 | 89107 | PMOS | $\mathrm{w}=5.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 8 | 98107 | PMOS | $\mathrm{w}=5.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 9 | 8900 | NMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 10 | 9800 | NMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mt 2 | 101177 | PMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |

```
M11 11100 NMOS w=2u l=0.2u
M12 11177 PMOS w=5.5u l=0.2u
```

$* * * * * * * * * * * * * * \operatorname{supply}$ voltage $* * * * * * * * * * * * * * * *$
VDD 70 dc 1

```
****************input signal*******************
vinn 30 pulse(695m 705m 0 0.3n 0.3n 19.7n 40n)
vinp 40 pulse(705m 695m 0 0.3n 0.3n 19.7n 40n)
*****************clock signal******************
vclk 1 0 0.5 pulse(0 1 0 0.3n 0.3n 19.7n 40n)
.clp 807f
.clo 907f
.cln 507f
.clp 607f
******************anglysis*******************
.meas tran avgpower AVG power from=0.1n to 40n
.tran 10p 4n
.op
.option post
.end
******************\textrm{END}*********************
```


## B. ${ }^{* * * * * * * * * * * d o u b l e ~ t a i l ~ d y n a m i c ~ c o m p a r a t o r ~(45 n m) ~}$ **********

$* * * * * * * * * * *$ include model file $* * * * * * * * * * * * *$
.include 'cmosedu_models.txt'
$* * * * * * * * * * * * * * * * * \mathrm{netlist} * * * * * * * * * * * * * * * * * * * * *$

| mt 1 | 2100 | NMOS | $\mathrm{w}=0.0925 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| :--- | :--- | :--- | :--- | :--- |
| m 1 | 5320 | NMOS | $\mathrm{w}=0.105 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 2 | 6420 | NMOS | $\mathrm{w}=0.105 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 3 | 5177 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 4 | 6177 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mr 1 | 8500 | NMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mr 2 | 9600 | NMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 7 | 89107 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 8 | 98107 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 9 | 8900 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 10 | 9800 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mt 2 | 101177 | PMOS | $\mathrm{w}=0.524 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| M 11 | 11100 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| M 12 | 11177 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |

```
************supply voltage********************
```

VDD 70 dc 1

```
**********************input signal *******************
vinn 30 pulse(695m 705m 0 0.3n 0.3n 24.7n 50n)
vinp 40 pulse(705m 695m 0 0.3n 0.3n 24.7n 50n)
vclk 100.5 pulse(0 1 0 0.3n 0.3n 24.7n 50n)
.clp 807f
.clo 907f
.cln 507f
.clp 607f
*********************analysis*********************
.meas tran avgpower AVG power from=0.01n to 50n
.tran 10p 2n
.op
.option post
.end
********************END*******************
```


## 3. Proposed comparator



```
mt2 101177 PMOS w=1.94u l=0.5u
msw1 12620 NMOS w=3u l=0.5u
msw2 13520 NMOS w=3u l=0.5u
*************supply voltage ********************
VDD 7 0 dc 1
************input signal**********************
vinn 30 pulse(695m 705m 00.3n 0.3n 24.7n 50n)
vinp 40 pulse(705m 695m 0 0.3n 0.3n 24.7n 50n)
vclk 100.5 pulse(0 1 0 0.3n 0.3n 24.7n 50n)
****************analysis**********************
.meas tran avgpower AVG power from=0.01\textrm{n}\mathrm{ to }50\textrm{ns}
.cl1 507f
.cl2 607f
.clon 80 7f
.clop }907
.tran 10p 100n
.op
.option post
.end
*****************\textrm{END}**********************
```


## B. $* * * * * * * * * * * * *$ proposed double tail comparator $(90 \mathrm{~nm}) * * * * * * * * * * *$

```
***********include model file******
```

.include 'cnmos_90_model.txt'
.include 'cpmos_90_model.txt'
****************netlist ${ }^{* * * * * * * * * * * * * * * * * * * * ~}$

| Mt | 2100 | NMOS | $w=0.29 u$ | $l=0.2 u$ |
| :--- | :--- | :--- | :--- | :--- |
| m 1 | 53120 | NMOS | $w=0.5 u$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 2 | 64130 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 3 | 5177 | PMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 4 | 6177 | PMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mc 1 | 5677 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mc 2 | 6577 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mc 3 | 5677 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mc 4 | 6577 | PMOS | $\mathrm{w}=0.2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mr 1 | 8500 | NMOS | $\mathrm{w}=0.8 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| mr 2 | 9600 | NMOS | $\mathrm{w}=0.8 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 5 | 8900 | NMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 6 | 9800 | NMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m 7 | 89107 | PMOS | $\mathrm{w}=5.5 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |


| m8 | 98107 | PMOS | $\mathrm{w}=5.5 \mathrm{u}$ | $1=0.2 \mathrm{u}$ |
| :---: | :---: | :---: | :---: | :---: |
| m9 | 11100 | NMOS | $\mathrm{w}=2 \mathrm{u}$ | $\mathrm{l}=0.2 \mathrm{u}$ |
| m10 | 11177 | PMOS | $\mathrm{w}=5.5 \mathrm{u}$ | $=0.2 \mathrm{u}$ |
| mt 2 | 101177 | PMOS | $\mathrm{w}=1 \mathrm{u}$ | $=0.2 \mathrm{u}$ |
| msw1 | 12620 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | = 0.2 u |
| msw2 | 13520 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $=0.2 \mathrm{u}$ |

*************supply voltage ${ }^{* * * * * * * * * * * * * * * * * ~}$
VDD 70 dc 1
$* * * * * * * * * * * * * * \operatorname{input} \operatorname{signal} * * * * * * * * * * * * * * * * * *$
vinn 30 pulse ( 695 m 705 m 00.1 n 0.1 n 19.9 n 40 n )
vinp 40 pulse ( 705 m 695 m 00.1 n 0.1 n 19.9 n 40 n )
vclk 100.5 pulse(0 $100.1 n 0.1 n 19.9 n 40 n$ )
***************clock signal $* * * * * * * * * * * * * * * *$
.meas tran avgpower AVG power from=0.01n to 40 ns
.cl1 507 f
.cl2 607 f
.clon 807 f
.clop 907 f
.tran 10p 40n
.op
.option post
.end
$* * * * * * * * * * * * * * * * \mathrm{END} * * * * * * * * * * * * * * * * * * * * * *$
C. $* * * * * * * * * * \operatorname{proposed}$ double tail comparator (45nm) $* * * * * * * * * * *$ **********include model file ${ }^{* * * * * * * * * ~}$
.include 'cmosedu_models.txt'
$* * * * * * * * * * * * \mathrm{netlist} * * * * * * * * * * * * * * * * * * * * * * * * *$

| mt | 2100 | NMOS | $\mathrm{w}=0.28 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| :--- | :--- | :--- | :--- | :--- |
| m 1 | 53120 | NMOS | $\mathrm{w}=0.315 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 2 | 64130 | NMOS | $\mathrm{w}=0.315 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 3 | 5177 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 4 | 6177 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mc 1 | 5677 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mc 2 | 6577 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mc 3 | 5677 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mc 4 | 6577 | PMOS | $\mathrm{w}=0.05 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mr 1 | 8500 | NMOS | $\mathrm{w}=0.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mr 2 | 9600 | NMOS | $\mathrm{w}=0.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |


| m 5 | 8900 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| :--- | :--- | :--- | :--- | :--- |
| m 6 | 9800 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 7 | 89107 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 8 | 98107 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 9 | 11100 | NMOS | $\mathrm{w}=0.5 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| m 10 | 11177 | PMOS | $\mathrm{w}=1.1 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| mt 2 | 101177 | PMOS | $\mathrm{w}=0.524 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| msw 1 | 12620 | NMOS | $\mathrm{w}=0.315 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |
| msw 2 | 13520 | NMOS | $\mathrm{w}=0.315 \mathrm{u}$ | $\mathrm{l}=0.05 \mathrm{u}$ |

**************supply voltage $* * * * * * * * * * * * * * * * * *$

VDD 70 dc 1
*************input signal $* * * * * * * * * * * * * * * * * * * * *$
vinn 30 pulse( 695 m 705 m 00.1 n 0.1 n 19.9 n 40 n )
vinp 40 pulse ( 705 m 695 m 00.1 n 0.1 n 19.9n 40n)
**************clock signal********************
vclk 100.5 pulse(0 $100.1 n 0.1$ n 19.9n 40n)
****************analysis ${ }^{* * * * * * * * * * * * * * * * * * * * * * ~}$
.meas tran avgpower AVG power from=0.01n to 40 ns
.cl1 507 f
.cl2 607 f
.clon 807 f
.clop 907 f
.tran 10p 2n
.op
.option post
.end
$* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * \mathrm{END} * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * *$

